

# PIC16F526

# PIC16F526 Memory Programming Specification

This document includes the programming specifications for the following devices:

PIC16F526

# 1.0 PROGRAMMING THE PIC16F526

The PIC16F526 is programmed using a serial method. The Serial mode will allow the PIC16F526 to be programmed while in the user's system. This allows for increased design flexibility. This programming specification applies to the PIC16F526 devices in all packages.

# 1.1 Hardware Requirements

The PIC16F526 requires one power supply for VDD (5.0V) and one for VPP (12.5V).

# 1.2 Program/Verify Mode

The Program/Verify mode for the PIC16F526 allows programming of user program memory, user ID locations, backup OSCCAL location and the Configuration Word.

FIGURE 1-1: PIC16F526 14-PIN PDIP, SOIC, TSSOP DIAGRAM



TABLE 1-1: PIN DESCRIPTIONS DURING PROGRAMMING

| Pin Name     | During Programming  |                  |                                           |  |  |  |
|--------------|---------------------|------------------|-------------------------------------------|--|--|--|
|              | Function            | Pin Type         | Pin Description                           |  |  |  |
| RB1          | ICSPCLK             | I                | Clock input – Schmitt Trigger input       |  |  |  |
| RB0          | ICSPDAT             | I/O              | Data input/output – Schmitt Trigger input |  |  |  |
| MCLR/VPP/RB3 | Program/Verify mode | P <sup>(1)</sup> | Programming Power                         |  |  |  |
| VDD          | Vdd                 | Р                | Power Supply                              |  |  |  |
| Vss          | Vss                 | Р                | Ground                                    |  |  |  |

Legend: I = Input, O = Output, P = Power

Note 1: In the PIC16F526, the programming high voltage is internally generated. To activate the Program/Verify mode, high voltage of IIHH current capability (see Table 6-1) needs to be applied to the MCLR input.

## 2.0 MEMORY MAPPING

The Program Memory map of the PIC16F526 device is shown in Figure 2-1. In Program/Verify mode, the Program Memory extends from 0x000 to 0x7FF.

FIGURE 2-1: MEMORY MAP



# 2.1 User Memory

The user memory space is the on-chip user program memory. As shown in Figure 2-1, it extends from 0x000 to 0x3FF and partitions into pages, including Reset vector at address 0x3FF. Note that the PC will increment from (0x000-0x3FF) then to 0x400, (not to 0x000).

# 2.2 Data Memory

The data memory space is the Flash data memory block and is located at addresses PC = 400h-43Fh. All program mode commands that work on the normal Flash memory work on the Flash data memory block. This includes Bulk Erase, Load and Read Data commands.

# 2.3 Configuration Memory

The configuration memory space extends from 0x440 to 0x7FF. Locations from 0x448 through 0x49F are reserved. The user ID locations extend from 0x440

through 0x443. The Configuration Word is physically located at 0x7FF, and the backup OSCCAL locations extend from 0x444 through 0x447.

#### 2.3.1 USER ID LOCATIONS

A user may store identification information (ID) in four user ID locations. The user ID locations are mapped in [0x440:0x443]. It is recommended that users use only the four Least Significant bits (LSb) of each user ID location and program the upper 8 bits as '1's. The user ID locations read out normally, even after code protection is enabled. It is recommended that user ID location is written as '1111 1111 bbbb' where 'bbbb' is user ID information.

# 2.3.2 CONFIGURATION WORD

The Configuration Word is physically located at 0x7FF. It is only available upon Program mode entry. Once an Increment Address command is issued, the Configuration Word is no longer accessible, regardless of the address of the program counter.

Note: By convention, the Configuration Word is stored at the logical address location of 0xFFF within the hex file generated for the PIC16F526. This logical address location may not reflect the actual physical address for the part itself. It is the responsibility of the programming software to retrieve the Configuration Word from the logical address within the hex file and granulate the address to the proper physical location when programming.

#### 2.3.3 BACKUP OSCCAL VALUE

The backup OSCCAL locations, 0x444-0x447, are the locations where the OSCCAL values are stored during testing of the INTOSC. This location is not erased during a standard Bulk Erase, but is erased if the PC is moved into configuration memory prior to invoking a Bulk Erase. If this value is erased, it is the user's responsibility to rewrite it back to this location for future use.

# 2.4 Oscillator Calibration Bits

The oscillator Calibration bits are stored at the Reset vector as the operand of a MOVLW instruction. Programming interfaces must allow users to program the Calibration bits themselves for custom trimming of the INTOSC. Capability for programming the Calibration bits when programming the entire memory array must also be maintained for backwards compatibility.

# 3.0 COMMANDS AND ALGORITHMS

# 3.1 Program/Verify Mode

The Program/Verify mode is entered by holding pins ICSPCLK and ICSPDAT low while raising VDD pin from VIL to VDD. Then raise VPP from VIL to VIHH. Once in this mode, the user program memory and configuration memory can be accessed and programmed in serial fashion. Clock and data are Schmitt Trigger input in this mode.

The sequence that enters the device into the Programming/Verify mode places all other logic into the Reset state (the MCLR pin was initially at VIL). This means that all I/Os are in the Reset state (high-impedance inputs).

#### 3.1.1 PROGRAMMING

The programming sequence loads a word, programs, verifies and finally increments the PC.

Program/Verify mode entry will set the address to 0x7FF. The Increment Address command will increment the PC. The available commands are shown in Table 3-1.

FIGURE 3-1: ENTERING HIGH VOLTAGE PROGRAM/ VERIFY MODE



# 3.1.2 SERIAL PROGRAM/VERIFY OPERATION

The RB1 pin is used as a clock input pin, and the RB0 pin is used for entering command bits and data input/ output during serial operation. To input a command, the clock pin (RB1) is cycled 6 times. Each command bit is latched on the falling edge of the clock with the Least Significant bit (LSb) of the command being input first. The data on pin RB0 is required to have a minimum setup and hold time of 100 ns with respect to the falling edge of the clock. Commands that have data associated with them (Read and Load) are specified to have a minimum delay of 1 µs between the command and the data. After this delay the clock pin is cycled 16 times with the first cycle being a Start bit and the last cycle being a Stop bit. Data is also input and output LSb first, with data input being latched on the falling edge of the clock and data output being driven on the rising edge of the clock. Therefore, during a Read operation the LSb will be transmitted onto pin RB0 on the rising edge of the second cycle, and during a Load operation the LSb will be latched on the falling edge of the second cycle. A minimum 1 µs delay is also specified between consecutive commands; except the "End Programming" command which requires a 100 µs delay. Because this is a 12-bit core, the two MSbs of the data word are ignored. The commands that are available are described in Table 3-1.

TABLE 3-1: COMMAND MAPPING LOAD DATA

| Command                   | Mapping Hex<br>(MSb LSb) Value |   | Data                           |  |  |
|---------------------------|--------------------------------|---|--------------------------------|--|--|
| Load Data                 | X X 0 0 1 0                    | 2 | start_bit, data (14), stop_bit |  |  |
| Read Data                 | X X 0 1 0 0                    | 4 | start_bit, data (14), stop_bit |  |  |
| Increment Address         | X X 0 1 1 0                    | 6 |                                |  |  |
| Begin Programming         | X X 1 0 0 0                    | 8 |                                |  |  |
| End Programming           | X X 1 1 1 0                    | E |                                |  |  |
| Bulk Erase Program Memory | X X 1 0 0 1                    | 9 |                                |  |  |

### 3.1.2.1 Load Data

After receiving this command, the device will clock in 14 bits as a "data word" when 16 cycles are applied, as described previously. Because this is a 12-bit core, the

two MSbs of the data word are ignored. A timing diagram for the Load Data command is shown in Figure 3-2.

FIGURE 3-2: LOAD DATA COMMAND (PROGRAM/VERIFY)



### 3.1.2.2 Read Data

After receiving this command, the chip will transmit data bits out of the memory currently accessed starting with the second rising edge of the clock input. The RB0 pin will go into Output mode on the second rising clock

edge and it will revert back to Input mode (high-impedance) after the 16th rising edge. Because this is a 12-bit core, the two MSbs will read as '1'. A timing diagram of this command is shown in Figure 3-3.

FIGURE 3-3: READ DATA FROM PROGRAM MEMORY COMMAND



### 3.1.2.3 Increment Address

The PC is incremented when this command is received.

FIGURE 3-4: INCREMENT ADDRESS COMMAND (SERIAL PROGRAM/VERIFY)



# 3.1.2.4 Begin Programming

A Load command (Load Data) must be given before every Begin Programming command. Programming of

the appropriate memory (User Program Memory, Flash Data Memory or Test Program Memory) will begin after this command is received and decoded.

FIGURE 3-5: BEGIN PROGRAMMING COMMAND



# 3.1.2.5 End Programming

After receiving this command, the chip stops programming the memory (User Program Memory, Flash Data Memory or Test Program Memory) it was programming at the time.

FIGURE 3-6: END PROGRAMMING COMMAND



# 3.1.2.6 Bulk Erase Program Memory

After this command is performed, the specific section of Program Memory and Configuration Word is erased. See Table 3-2 for details.

- **Note 1:** A fully erased part will read '1's in every Program Memory location.
  - 2: The oscillator Calibration bits are erased if a Bulk Erase is invoked. They must be read and saved prior to erasing the device and restored during the programming operation. Oscillator Calibration bits are stored at the Reset vector as the operand of a MOVLW instruction.

FIGURE 3-7: BULK ERASE PROGRAM MEMORY COMMAND



TABLE 3-2: BULK ERASE MEMORY PORTIONS

| PC                                  | Config.<br>Word<br>(Fuses) | User Program<br>Memory Erased | Flash Data Memory<br>Erased     | User ID Memory<br>Erased |
|-------------------------------------|----------------------------|-------------------------------|---------------------------------|--------------------------|
| Configuration Word (Fuses)          | Yes                        | Yes                           | CPDF = 0 - Yes<br>CPDF = 1 - No | No                       |
| 000h-3FFh<br>(User Memory)          | Yes                        | Yes                           | CPDF = 0 - Yes<br>CPDF = 1 - No | No                       |
| 400h-43Fh<br>(Data Memory)          | No                         | No                            | CPDF = 0 - No<br>CPDF = 1 - Yes | No                       |
| 440h-447h<br>(Configuration Memory) | No                         | No                            | No                              | Yes                      |

Note: Yes = Erase

No = Unchanged



DS41317B-page 8





DS41317B-page 10



© 2007 Microchip Technology Inc.



FIGURE 3-13: PROGRAM FLOWCHART – ERASE PROGRAM MEMORY, CONFIGURATION WORD



### FIGURE 3-14: PROGRAM FLOWCHART – ERASE FLASH DATA MEMORY





FIGURE 3-15: PROGRAM FLOWCHART – ERASE USER ID





# 4.0 CONFIGURATION WORD

The implemented Configuration bits can be programmed at their default values, or they are not programmed.

See REGISTER 4-1 below for details.

#### **REGISTER 4-1: CONFIGURATION WORD**

| _      | 1 | I | _ | CPDF | IOSCFS | MCLRE | CP | WDTE | FOSC2 | FOSC1 | FOSC0 |  |
|--------|---|---|---|------|--------|-------|----|------|-------|-------|-------|--|
| bit 11 |   |   |   |      |        |       |    |      |       |       | bit 0 |  |

bit 11-8: Unimplemented: Read as '1'

bit 7: CPDF: Code Protection bit – Flash Data Memory

1 = Code protection off0 = Code protection on

bit 6: IOSCFS: Internal Oscillator Frequency Select bit

1 = 8 MHz INTOSC speed 0 = 4 MHz INTOSC speed

bit 5: MCLRE: Master Clear Enable bit

1 = RB3/ $\overline{MCLR}$  pin functions as  $\overline{MCLR}$ 

0 = RB3/MCLR pin functions as RB3, MCLR tied internally to VDD

bit 4: **CP:** Code Protection bit – User Program Memory

1 = Code protection off0 = Code protection on

bit 3: WDTE: Watchdog Timer Enable bit

1 = WDT enabled0 = WDT disabled

bit 2-0: FOSC2:FOSC0: Oscillator Selection bits

000 = LP oscillator and 18 ms DRT 001 = XT oscillator and 18 ms DRT 010 = HS oscillator and 18 ms DRT

011 = EC oscillator with RB4 function on RB4/OSC2/CLKOUT and 1 ms DRT(1)

100 =INTRC with RB4 function on RB4/OSC2/CLKOUT and 1 ms DRT(1)

101 = INTRC with CLKOUT function on RB4/OSC2/CLKOUT and 1 ms DRT(1)

110 = EXTRC with RB4 function on RB4/OSC2/CLKOUT and 1 ms DRT<sup>(1)</sup>

111 = EXTRC with CLKOUT function on RB4/OSC2/CLKOUT and 1 ms DRT(1)

**Note 1:** It is the responsibility of the application designer to ensure the use of the 1 ms DRT will result in acceptable operation. Refer to Electrical Specifications for VDD rise time and stability requirements for this mode of operation.

# 5.0 CODE PROTECTION

For the PIC16F526, once code protection is enabled, all Program Memory locations 0x40-0x3FE, read all '0's. Program Memory locations 0x000-0x03F and 0x3FF are always unprotected. The user ID locations, backup OSCCAL location and the Configuration Word read out in an unprotected fashion. It is possible to program the user ID locations, backup OSCCAL location and the Configuration Word after code-protect is enabled.

The code protection of the Flash data memory is dependant on the CPDF bit. If the CPDF bit is set, only the Flash data memory block is code protected. See Table 3-2 for erase conditions involving the CPDF bit.

# 5.1 Disabling Code Protection

It is recommended that the following procedure be performed before any other programming is attempted. It is also possible to turn code protection off using this procedure. However, all data within the program memory will be erased when this procedure is executed, and thus, the security of the code is not compromised. See Table 3-2 for more information on Flash data memory.

To disable code-protect:

- a) Enter Program mode
- b) Execute Bulk Erase Program Memory command (001001).
- c) Wait TERA

Note:

To allow portability of code, the programmer is required to read the Configuration Word and user ID locations from the hex file when loading the hex file. If Configuration Word information was not present in the hex file, then a simple warning message may be issued. Similarly, while saving a hex file, Configuration Word and user ID information must be included. An option to not include this information may be provided.

Microchip Technology Incorporated feels strongly that this feature is important for the benefit of the end customer.

# 5.2 Checksum Computation

## 5.2.1 CHECKSUM

Checksum is calculated by reading the contents of the PIC16F526 memory locations and adding up the opcodes up to the maximum user addressable location. Any Carry bits exceeding 16 bits are neglected. Finally, the Configuration Word (appropriately masked) is added to the checksum. The checksum computation for the PIC16F526 is shown in Table 5-1.

The checksum is calculated by summing the following:

- · The contents of all program memory locations
- · The Configuration Word, appropriately masked
- · Masked user ID locations (when applicable)

The Least Significant 16 bits of this sum is the checksum.

The following table describes how to calculate the checksum for each PIC16F526.

Note:

The checksum calculation differs depending on the code-protect setting. The Configuration Word and user ID locations can always be read regardless of the code-protect settings.

TABLE 5-1: CHECKSUM COMPUTATIONS<sup>(1)</sup>

| Device    | Code-Protect | Checksum*                              | Blank<br>Value | 0x723 at 0<br>and Max.<br>Address |
|-----------|--------------|----------------------------------------|----------------|-----------------------------------|
| PIC16F526 | OFF          | SUM[0x000:0x3FE] + CFGW & 0x0FF        | 0xED00         | 0xDB48                            |
|           | ON           | SUM[0x00:0x3F] + CFGW & 0x0FF + SUM_ID | 0xEDAF         | 0xD31B                            |

Legend: CFGW = Configuration Word

SUM[a:b] = [Sum of locations a to b inclusive]

SUM\_ID = User ID locations masked by 0xF then made into a 16-bit value with ID0 as the Most Significant nibble.

For example, ID0 = 0x1, ID1 = 0x2, ID2 = 0x3, ID3 = 0x4, then  $SUM\_ID = 0x1234$ .

\*Checksum = [Sum of all the individual expressions] MODULO [0xFFFF]

+ = Addition

& = Bitwise AND

Note 1: Checksum shown assumes that SUM\_ID contains the unprotected checksum.

# 6.0 PROGRAM/VERIFY MODE ELECTRICAL CHARACTERISTICS

TABLE 6-1: AC/DC TIMING REQUIREMENTS

| AC TARGETS |                                                                                                    |          |      |           |       |                                                                              |  |  |  |
|------------|----------------------------------------------------------------------------------------------------|----------|------|-----------|-------|------------------------------------------------------------------------------|--|--|--|
| Sym.       | Characteristics                                                                                    | Min.     | Тур. | Max.      | Units | Conditions                                                                   |  |  |  |
| General    |                                                                                                    | •        |      | •         |       |                                                                              |  |  |  |
| VIHH       | HH VPP High voltage on MCLR for Program/Verify mode entry                                          |          | _    | 13.5      | V     |                                                                              |  |  |  |
| VIHL       | Voltage on MCLR to be in Normal mode                                                               | Vss      | -    | VDD + 1.0 | V     |                                                                              |  |  |  |
| TVHHR      | MCLR rise time (Vss to Vhh) for Test mode entry                                                    | _        | _    | 1.0       | μS    |                                                                              |  |  |  |
| VIH1       | Clock (RB1) and Data (RB0) input high-level                                                        | 0.85*VDD | _    | _         | V     |                                                                              |  |  |  |
| VIL1       | Clock (RB1) and Data (RB0) input low-level                                                         | _        | _    | 0.15*VDD  | V     |                                                                              |  |  |  |
| VDDOK      | Minimum VDD to perform Bulk Erase                                                                  | 4.5      | 4.0  | 5.5       | V     |                                                                              |  |  |  |
| VPROG      | High voltage on MCLR for programming                                                               | 12.5     | 13.0 | 13.5      | V     |                                                                              |  |  |  |
| IDDPROG    | IDD level for programming operations, program memory                                               | _        | 1    | 1.8       | mA    |                                                                              |  |  |  |
| IDDERA     | IDD level for Bulk Erase operations, program memory                                                | _        | _    | 1.8       | mA    |                                                                              |  |  |  |
| IPP        | MCLR pin current during Program/Verify mode                                                        | _        | _    | 0.4       | mA    |                                                                              |  |  |  |
| TPROG      | Programming time                                                                                   | 1000     | _    | 2000      | μS    |                                                                              |  |  |  |
| TPPDP      | Hold time after VPP↑                                                                               | 5        | _    | _         | μS    |                                                                              |  |  |  |
| THLD0      | ISPCLK, ISPDATA hold time after MCLR↑ (Program/Verify mode selection pattern setup time)           | 5        | _    | _         | μS    |                                                                              |  |  |  |
| Serial P   | rogram/Verify                                                                                      |          |      |           |       |                                                                              |  |  |  |
| TSET1      | Data in setup time before clock↓                                                                   | 100      | _    | _         | ns    |                                                                              |  |  |  |
| THLD1      | Data in hold time after clock↓                                                                     | 100      | -    | _         | ns    |                                                                              |  |  |  |
| TDLY1      | Data input not driven to next clock input (delay required between command/data or command/command) | 1.0      | _    | _         | μS    |                                                                              |  |  |  |
| TDLY2      | Delay between clock↓ to clock↑ of next command or data                                             | 1.0      | _    | _         | μ\$   |                                                                              |  |  |  |
| TDLY3      | Clock↑ to data out valid (during Read Data)                                                        | 80       | _    | _         | ns    |                                                                              |  |  |  |
| TERA       | Bulk Erase Time                                                                                    | 4        | _    | 10        | ms    | Total time to perform both stages of Bulk Erase and accept the next command. |  |  |  |
| TDIS       | High Voltage Discharge Time                                                                        | 100      | _    | _         | μS    | Time to dis-<br>charge high<br>voltage.                                      |  |  |  |

# PIC16F526

NOTES:

# Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, KEELOQ logo, microID, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, rfPIC and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AmpLab, FilterLab, Linear Active Thermistor, Migratable Memory, MXDEV, MXLAB, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, REAL ICE, rfLAB, Select Mode, Smart Serial, SmartTel, Total Endurance, UNI/O, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2007, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

QUALITY MANAGEMENT SYSTEM

CERTIFIED BY DNV

ISO/TS 16949:2002

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



# WORLDWIDE SALES AND SERVICE

#### **AMERICAS**

**Corporate Office** 

2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200

Fax: 480-792-7277 Technical Support:

http://support.microchip.com

Web Address: www.microchip.com

Atlanta

Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago

Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit

Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo

Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Santa Clara

Santa Clara, CA

Tel: 408-961-6444 Fax: 408-961-6445

**Toronto** 

Mississauga, Ontario, Canada Tel: 905-673-0699

Fax: 905-673-6509

#### ASIA/PACIFIC

**Asia Pacific Office** 

Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon

Hong Kong Tel: 852-2401-1200

Fax: 852-2401-3431 Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

China - Beijing

Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

China - Chengdu

Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Fuzhou

Tel: 86-591-8750-3506 Fax: 86-591-8750-3521

China - Hong Kong SAR

Tel: 852-2401-1200 Fax: 852-2401-3431

China - Nanjing

Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

China - Shanghai Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang

Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

China - Shenzhen Tel: 86-755-8203-2660

Fax: 86-755-8203-1760

China - Shunde Tel: 86-757-2839-5507

Fax: 86-757-2839-5571

China - Wuhan Tel: 86-27-5980-5300

Fax: 86-27-5980-5118

China - Xian

Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

#### ASIA/PACIFIC

India - Bangalore

Tel: 91-80-4182-8400 Fax: 91-80-4182-8422

India - New Delhi

Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune

Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

Japan - Yokohama

Tel: 81-45-471- 6166 Fax: 81-45-471-6122

Korea - Daegu

Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul

Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur

Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang

Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila

Tel: 63-2-634-9065 Fax: 63-2-634-9069

Tel: 65-6334-8870 Fax: 65-6334-8850 Taiwan - Hsin Chu

Tel: 886-3-572-9526

Fax: 886-3-572-6459 Taiwan - Kaohsiung

Tel: 886-7-536-4818

Fax: 886-7-536-4803 Taiwan - Taipei

Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

Thailand - Bangkok Tel: 66-2-694-1351

Fax: 66-2-694-1350

# **EUROPE**

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen

Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Munich

Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen

Tel: 31-416-690399 Fax: 31-416-690340

Spain - Madrid

Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

UK - Wokingham

Tel: 44-118-921-5869 Fax: 44-118-921-5820

10/05/07